ANALYSIS OF VEDIC MULTIPLIER FOR CONVENTIONAL CMOS, COMPLEMENTARY PASS TRANSISTOR LOGIC (CPL) & DOUBLE PASS TRANSISTOR LOGIC (DPL) LOGICS

Authors

  • B. Vamsi Krishna
  • Botta. Chakradhar
  • S. Nagaraj
  • Dr.P.K. Anand Prem

Keywords:

Vedic Multiplier, CMOS, Adder, Ripple Carry Adder, Complementary Pass Transistor Logic (CPL).

Abstract

In this work we have designed and analyse Vedic Multiplier for conventional CMOS, Complementary Pass Transistor Logic (CPL) & Double pass transistor logic (DPL). Vedic Multiplier is designed for 4-bit using conventional CMOS gates, CPL gates and DPL gates. Their Speed, Area and Power is analysed and compared. The design is implemented using t HSPICE for 180nm Technology.

Downloads

Download data is not yet available.

Downloads

Published

2020-11-28 — Updated on 2020-11-28

How to Cite

B. Vamsi Krishna, Botta. Chakradhar, S. Nagaraj, & Dr.P.K. Anand Prem. (2020). ANALYSIS OF VEDIC MULTIPLIER FOR CONVENTIONAL CMOS, COMPLEMENTARY PASS TRANSISTOR LOGIC (CPL) & DOUBLE PASS TRANSISTOR LOGIC (DPL) LOGICS. PalArch’s Journal of Archaeology of Egypt Egyptology, 17(7), 5649–5656. Retrieved from https://archives.palarch.nl/index.php/jae/article/view/2737

Similar Articles

<< < 2 3 4 5 6 7 8 9 10 11 > >> 

You may also start an advanced similarity search for this article.